Part Number Hot Search : 
B603ML TLP197GA 8050S 114G1 IS42S164 2SC2412K IRLML64 2412Z
Product Description
Full Text Search
 

To Download M48Z58Y-70MH1TR Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1/20 november 2004 m48z58 m48z58y 5v, 64 kbit (8 kbit x8) zeropower ? sram features summary integrated, ultra low power sram, power-fail control circuit, and battery read cycle time equals write cycle time automatic power-fail chip deselect and write protection write protect voltages: (v pfd = power-fail deselect voltage) ? m48z58: v cc = 4.75 to 5.5v 4.5v v pfd 4.75v ? m48z58y: 4.5 to 5.5v 4.2v v pfd 4.5v self-contained battery in the caphat? dip package packaging includes a 28-lead soic and snaphat ? top (to be ordered separately) soic package provides direct connection for a snaphat top which contains the battery pin and function compatible with jedec standard 8k x8 srams figure 1. caphat? dip solution figure 2. soic solution pcdip28 (pc) battery caphat 28 1 snaphat (sh) battery soh28 (mh) 28 1
m48z58, m48z58y 2/20 table of contents features summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 figure 1. caphat? dip solution . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1 figure 2. soic solution . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 figure 3. logic diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 table 1. signal names . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 figure 4. dip connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 figure 5. soic connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 figure 6. block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 operating modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 table 2. operating modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 read mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 figure 7. read mode ac waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 table 3. read mode ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 write mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 figure 8. write enable controlled, write mode ac waveforms. . . . . . . . . . . . . . . . . . . . . . . . . 7 figure 9. chip enable controlled, write mode ac waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 table 4. write mode ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 data retention mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 v cc noise and negative going transients. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 figure 10.supply voltage protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 maximum rating. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 table 5. absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 dc and ac parameters. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 table 6. operating and ac measurement conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 figure 11.ac measurement load circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 table 7. capacitance. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 table 8. dc characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 figure 12.power down/up mode ac waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 table 9. power down/up ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 table 10. power down/up trip points dc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 package mechanical information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 figure 13.pcdip28 ? 28-pin plastic dip, battery caphat?, package outline . . . . . . . . . . . . . . 14 table 11. pmdip28 ? 28-pin plastic dip, battery caphat?, package mechanical data. . . . . . . 14 figure 14.soh28 ? 28-lead plastic small outline, battery snaphat, package outline . . . . . . . . 15 table 12. soh28 ? 28-lead plastic small outline, battery snaphat, package mechanical data 15 figure 15.sh ? 4-pin snaphat housing for 48mah battery, package outline . . . . . . . . . . . . . . . 16 table 13. sh ? 4-pin snaphat housing for 48mah battery, package mechanical data . . . . . . . 16
3/20 m48z58, m48z58y figure 16.sh ?4-pin snaphat housing for 120mah battery, package outline . . . . . . . . . . . . . . 17 table 14. sh ? 4-pin snaphat housing for 120mah battery, package mechanical data . . . . . . 17 part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 table 15. ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 8 table 16. snaphat battery table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 revision history. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 table 17. revision history. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
m48z58, m48z58y 4/20 description the m48z58/y zeropower ? ram is an 8k x 8 non-volatile static ram that integrates power-fail deselect circuitry and battery control logic on a sin- gle die. the monolithic chip is available in two spe- cial packages to provide a highly integrated battery backed-up memory solution. the m48z58/y is a non-volatile pin and function equivalent to any jedec standard 8k x 8 sram. it also easily fits into many rom, eprom, and eeprom sockets, providing the non-volatility of proms without any requirement for special write timing or limitations on the number of writes that can be performed. the 28-pin, 600mil dip caphat? houses the m48z58/y silicon with a long life lithium button cell in a single package. the 28-pin, 330mil soic provides sockets with gold plated contacts at both ends for direct con- nection to a separate snaphat ? housing con- taining the battery. the unique design allows the snaphat battery package to be mounted on top of the soic package after the completion of the surface mount process. insertion of the snaphat housing after reflow prevents potential battery damage due to the high temperatures required for device surface-mounting. the snaphat housing is keyed to prevent reverse insertion. the soic and battery packages are shipped sep- arately in plastic anti-static tubes or in tape & reel form. for the 28-lead soic, the battery package (e.g., snaphat) part number is ?m4z28-br00sh? (see table 16., page 18 ). figure 3. logic diagram table 1. signal names ai01176b 13 a0-a12 w dq0-dq7 v cc m48z58 m48z58y g v ss 8 e a0-a12 address inputs dq0-dq7 data inputs / outputs e chip enable input g output enable input w write enable input v cc supply voltage v ss ground nc not connected internally
5/20 m48z58, m48z58y figure 4. dip connections figure 5. soic connections figure 6. block diagram a1 a0 dq0 a7 a4 a3 a2 a6 a5 nc a10 a8 a9 dq7 w a11 g e dq5 dq1 dq2 dq3 v ss dq4 dq6 a12 nc v cc ai01177b m48z58 m48z58y 8 1 2 3 4 5 6 7 9 10 11 12 13 14 16 15 28 27 26 25 24 23 22 21 20 19 18 17 ai01178b 8 2 3 4 5 6 7 9 10 11 12 13 14 22 21 20 19 18 17 16 15 28 27 26 25 24 23 1 a1 a0 dq0 a7 a4 a3 a2 a6 a5 nc a10 a8 a9 dq7 w a11 g e dq5 dq1 dq2 dq3 v ss dq4 dq6 a12 nc v cc m48z58y ai01394 lithium cell v pfd v cc v ss voltage sense and switching circuitry 8k x 8 sram array a0-a12 dq0-dq7 e w g power
m48z58, m48z58y 6/20 operating modes the m48z58/y also has its own power-fail detect circuit. the control circuitry constantly monitors the single 5v supply for an out of tolerance condi- tion. when v cc is out of tolerance, the circuit write protects the sram, providing a high degree of data security in the midst of unpredictable system operation brought on by low v cc . as v cc falls be- low battery switchover voltage (v so ), the control circuitry connects the battery which maintains data until valid power returns. table 2. operating modes note: x = v ih or v il ; v so = battery back-up switchover voltage. note: 1. see table 10., page 13 for details. read mode the m48z58/y is in the read mode whenever w (write enable) is high, e (chip enable) is low. thus, the unique address specified by the 13 ad- dress inputs defines which one of the 8,192 bytes of data is to be accessed. valid data will be avail- able at the data i/o pins within address access time (t avqv ) after the last address input signal is stable, providing that the e and g access times are also satisfied. if the e and g access times are not met, valid data will be available after the latter of the chip enable access time (t elqv ) or output enable access time (t glqv ). the state of the eight three-state data i/o signals is controlled by e and g . if the outputs are activat- ed before t avqv , the data lines will be driven to an indeterminate state until t avqv . if the address in- puts are changed while e and g remain active, output data will remain valid for output data hold time (t axqx ) but will go indeterminate until the next address access. figure 7. read mode ac waveforms note: write enable (w ) = high. mode v cc e g w dq0-dq7 power deselect 4.75 to 5.5v or 4.5 to 5.5v v ih x x high z standby write v il x v il d in active read v il v il v ih d out active read v il v ih v ih high z active deselect v so to v pfd (min) (1) x x x high z cmos standby deselect v so (1) x x x high z battery back-up mode ai01385 tavav tavqv taxqx telqv telqx tehqz tglqv tglqx tghqz valid a0-a12 e g dq0-dq7 valid
7/20 m48z58, m48z58y table 3. read mode ac characteristics note: 1. valid for ambient operating temperature: t a = 0 to 70c; v cc = 4.75 to 5.5v or 4.5 to 5.5v (except where noted). 2. c l = 5pf (see figure 11., page 11 ). write mode the m48z58/y is in the write mode whenever w and e are low. the start of a write is referenced from the latter occu rring fallin g edge of w or e . a write is terminated by the earlier rising edge of w or e . the addresses must be held valid through- out the cycle. e or w must return high for a mini- mum of t ehax from chip enable or t whax from write enable prior to the initiation of another read or write cycle. data-in must be valid t d- vwh prior to the end of write and remain valid for t whdx afterward. g should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on e and g , a low on w will disable the outputs t wlqz after w falls. figure 8. write enable controlled, write mode ac waveforms symbol parameter (1) m48z58/y unit min max t avav read cycle time 70 ns t av qv address valid to output valid 70 ns t elqv chip enable low to output valid 70 ns t glqv output enable low to output valid 35 ns t elqx (2) chip enable low to output transition 5 ns t glqx (2) output enable low to output transition 5 ns t ehqz (2) chip enable high to output hi-z 25 ns t ghqz (2) output enable high to output hi-z 25 ns t axqx address transition to output transition 10 ns ai01386 tavav twhax tdvwh data input a0-a12 e w dq0-dq7 valid tavwh tavel twlwh tavwl twlqz twhdx twhqx
m48z58, m48z58y 8/20 figure 9. chip enable controlled, write mode ac waveforms table 4. write mode ac characteristics note: 1. valid for ambient operating temperature: t a = 0 to 70c; v cc = 4.75 to 5.5v or 4.5 to 5.5v (except where noted). 2. c l = 5pf (see figure 11., page 11 ). 3. if e goes low simultaneously with w going low, the outputs remain in the high impedance state. symbol parameter (1) m48z58/y unit min max t avav write cycle time 70 ns t avwl address valid to write enable low 0 ns t avel address valid to chip enable low 0 ns t wlwh write enable pulse width 50 ns t eleh chip enable low to chip enable high 55 ns t whax write enable high to address transition 0 ns t ehax chip enable high to address transition 0 ns t dvwh input valid to write enable high 30 ns t dveh input valid to chip enable high 30 ns t whdx write enable high to input transition 5 ns t ehdx chip enable high to input transition 5 ns t wlqz (2,3) write enable low to output hi-z 25 ns t av wh address valid to write enable high 60 ns t av eh address valid to chip enable high 60 ns t whqx (2,3) write enable high to output transition 5 ns ai01387b tavav tehax tdveh a0-a12 e w dq0-dq7 valid taveh tavel tavwl teleh tehdx data input
9/20 m48z58, m48z58y data retention mode with valid v cc applied, the m48z58/y operates as a conventional bytewide? static ram. should the supply voltage decay, the ram will automati- cally power-fail deselect, write protecting itself when v cc falls within the v pfd (max), v pfd (min) window. all outputs become high impedance, and all inputs are treated as ?don't care.? note: a power failure during a write cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the ram's con- tent. at voltages below v pfd (min), the user can be assured the memory will be in a write protected state, provided the v cc fall time is not less than t f . the m48z58/y may respond to transient noise spikes on v cc that reach into the deselect window during the time the device is sampling v cc . there- fore, decoupling of the power supply lines is rec- ommended. when v cc drops below v so , the control circuit switches power to the internal battery which pre- serves data. the internal button cell will maintain data in the m48z58/y for an accumulated period of at least 10 years when v cc is less than v so . as system power returns and v cc rises above v so , the battery is disconnected, and the power supply is switched to external v cc . normal ram operation can resume t rec after v cc exceeds v pfd (max). for more information on battery storage life refer to the application note an1012. v cc noise and negative going transients i cc transients, including those produced by output switching, can produce voltage fluctuations, re- sulting in spikes on the v cc bus. these transients can be reduced if capacitors are used to store en- ergy which stabilizes the v cc bus. the energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. a ceramic by- pass capacitor value of 0.1f (see figure 10 ) is recommended in order to provide the needed fil- tering. in addition to transients that are caused by normal sram operation, power cycling can generate neg- ative voltage spikes on v cc that drive it to values below v ss by as much as one volt. these negative spikes can cause data corruption in the sram while in battery backup mode. to protect from these voltage spikes, st recommends connecting a schottky diode from v cc to v ss (cathode con- nected to v cc , anode to v ss ). (schottky diode 1n5817 is recommended for through hole and mbrs120t3 is recommended for surface mount). figure 10. supply voltage protection ai02169 v cc 0.1 f device v cc v ss
m48z58, m48z58y 10/20 maximum rating stressing the device above the rating listed in the ?absolute maximum ratings? table may cause permanent damage to the device. these are stress ratings only and operation of the device at these or any other conditions above those indicat- ed in the operating sections of this specification is not implied. exposure to absolute maximum rat- ing conditions for extended periods may affect de- vice reliability. refer also to the stmicroelectronics sure program and other rel- evant quality documents. table 5. absolute maximum ratings note: 1. for dip package: soldering temperature not to exceed 260c for 10 seconds (total thermal budget not to exceed 150c for longer than 30 seconds). 2. for so package, standard (snpb) lead finish: reflow at peak temperature of 225c (total thermal budget not to exceed 180c fo r between 90 to 150 seconds). 3. for so package, lead-free (pb-free) lead finish: reflow at peak temperature of 260c (total thermal budget not to exceed 245 c for greater than 30 seconds). caution: negative undershoots below ?0.3v are not allowed on any pin while in the battery back-up mode. caution: do not wave solder soic to avoid damaging snaphat sockets. symbol parameter value unit t a ambient operating temperature 0 to 70 c t stg storage temperature (v cc off, oscillator off) snaphat ? ?40 to 85 c soic ?55 to 125 c t sld (1,2,3) lead solder temperature for 10 seconds 260 c v io input or output voltages ?0.3 to 7.0 v v cc supply voltage ?0.3 to 7.0 v i o output current 20 ma p d power dissipation 1 w
11/20 m48z58, m48z58y dc and ac parameters this section summarizes the operating and mea- surement conditions, as well as the dc and ac characteristics of the device. the parameters in the following dc and ac characteristic tables are derived from tests performed under the measure- ment conditions listed in the relevant tables. de- signers should check that the operating conditions in their projects match the measurement condi- tions when using the quoted parameters. table 6. operating and ac measurement conditions note: output hi-z is defined as the point where data is no longer driven. figure 11. ac measurement load circuit table 7. capacitance note: 1. effective capacitance measured with power supply at 5v. sampled only, not 100% tested. 2. at 25c, f = 1mhz. 3. outputs deselected. parameter m48z58 m48z58y unit supply voltage (v cc ) 4.75 to 5.5v 4.5 to 5.5 v ambient operating temperature (t a ) 0 to 70 0 to 70 c load capacitance (c l ) 100 100 pf input rise and fall times 5 5ns input pulse voltages 0 to 3 0 to 3 v input and output timing ref. voltages 1.5 1.5 v ai01030 5v out c l = 100pf or 5pf c l includes jig capacitance 1.9k ? device under test 1k ? symbol parameter (1,2) min max unit c in input capacitance 10 pf c io (3) input / output capacitance 10 pf
m48z58, m48z58y 12/20 table 8. dc characteristics note: 1. valid for ambient operating temperature: t a = 0 to 70c; v cc = 4.75 to 5.5v or 4.5 to 5.5v (except where noted). 2. outputs deselected. 3. negative spikes of ?1v allowed for up to 10ns once per cycle. symbol parameter test condition (1) min max unit i li input leakage current 0v v in v cc 1 a i lo (2) output leakage current 0v v out v cc 1 a i cc supply current outputs open 50 ma i cc1 supply current (standby) ttl e = v ih 3ma i cc2 supply current (standby) cmos e = v cc ? 0.2v 3ma v il (3) input low voltage ?0.3 0.8 v v ih input high voltage 2.2 v cc + 0.3 v v ol output low voltage i ol = 2.1ma 0.4 v v oh output high voltage i oh = ?1ma 2.4 v
13/20 m48z58, m48z58y figure 12. power down/up mode ac waveforms table 9. power down/up ac characteristics note: 1. valid for ambient operating temperature: t a = 0 to 70c; v cc = 4.75 to 5.5v or 4.5 to 5.5v (except where noted). 2. v pfd (max) to v pfd (min) fall time of less than t f may result in deselection/write protection not occurring until 200s after v cc pass- es v pfd (min). 3. v pfd (min) to v ss fall time of less than t fb may cause corruption of ram data. table 10. power down/up trip points dc characteristics note: 1. all voltages referenced to v ss . 2. valid for ambient operating temperature: t a = 0 to 70c; v cc = 4.75 to 5.5v or 4.5 to 5.5v (except where noted). 3. at 25c, v cc = 0v. symbol parameter (1) min max unit t pd e or w at v ih before power down 0s t f (2) v pfd (max) to v pfd (min) v cc fall time 300 s t fb (3) v pfd (min) to v ss v cc fall time 10 s t r v pfd (min) to v pfd (max) v cc rise time 10 s t rb v ss to v pfd (min) v cc rise time 1s t rec v pfd (max) to inputs recognized 40 200 ms symbol parameter (1,2) min typ max unit v pfd power-fail deselect voltage m48z58 4.5 4.6 4.75 v m48z58y 4.2 4.35 4.5 v v so battery back-up switchover voltage 3.0 v t dr (3) expected data retention time 10 years ai01168c v cc inputs (per control input) outputs don't care high-z tf tfb tr tpd trb tdr valid valid (per control input) recognized recognized v pfd (max) v pfd (min) v so trec
m48z58, m48z58y 14/20 package mechanical information figure 13. pcdip28 ? 28-pin plastic dip, battery caphat?, package outline note: drawing is not to scale. table 11. pmdip28 ? 28-pin plastic dip, battery caphat?, package mechanical data symb mm inches typ min max typ min max a 8.89 9.65 0.350 0.380 a1 0.38 0.76 0.015 0.030 a2 8.38 8.89 0.330 0.350 b 0.38 0.53 0.015 0.021 b1 1.14 1.78 0.045 0.070 c 0.20 0.31 0.008 0.012 d 39.37 39.88 1.550 1.570 e 17.83 18.34 0.702 0.722 e1 2.29 2.79 0.090 0.110 e3 29.72 36.32 1.170 1.430 ea 15.24 16.00 0.600 0.630 l 3.05 3.81 0.120 0.150 n 28 28 pcdip a2 a1 a l b1 b e1 d e n 1 c ea e3
15/20 m48z58, m48z58y figure 14. soh28 ? 28-lead plastic small outline, battery snaphat, package outline note: drawing is not to scale. table 12. soh28 ? 28-lead plastic small outline, battery snaphat, package mechanical data symbol mm inch typ min max typ min max a 3.05 0.120 a1 0.05 0.36 0.002 0.014 a2 2.34 2.69 0.092 0.106 b 0.36 0.51 0.014 0.020 c 0.15 0.32 0.006 0.012 d 17.71 18.49 0.697 0.728 e 8.23 8.89 0.324 0.350 e1.27? ?0.050? ? eb 3.20 3.61 0.126 0.142 h 11.51 12.70 0.453 0.500 l 0.41 1.27 0.016 0.050 0 8 0 8 n 28 28 cp 0.10 0.004 soh-a e n d c l a1 1 h a cp be a2 eb
m48z58, m48z58y 16/20 figure 15. sh ? 4-pin snaphat housing for 48mah battery, package outline note: drawing is not to scale. table 13. sh ? 4-pin snaphat housing for 48mah battery, package mechanical data symb mm inches typ min max typ min max a 9.78 0.385 a1 6.73 7.24 0.265 0.285 a2 6.48 6.99 0.255 0.275 a3 0.38 0.015 b 0.46 0.56 0.018 0.022 d 21.21 21.84 0.835 0.860 e 14.22 14.99 0.560 0.590 ea 15.55 15.95 0.612 0.628 eb 3.20 3.61 0.126 0.142 l 2.03 2.29 0.080 0.090 shzp-a a1 a d e ea eb a2 b l a3
17/20 m48z58, m48z58y figure 16. sh ?4-pin snaphat housing for 120mah battery, package outline note: drawing is not to scale. table 14. sh ? 4-pin snaphat housing for 120mah battery, package mechanical data symb mm inches typ min max typ min max a 10.54 0.415 a1 8.00 8.51 0.315 0.335 a2 7.24 8.00 0.285 0.315 a3 0.38 0.015 b 0.46 0.56 0.018 0.022 d 21.21 21.84 0.835 0.860 e 17.27 18.03 0.680 0.710 ea 15.55 15.95 0.612 0.628 eb 3.20 3.61 0.126 0.142 l 2.03 2.29 0.080 0.090 shzp-a a1 a d e ea eb a2 b l a3
m48z58, m48z58y 18/20 part numbering table 15. ordering information scheme note: 1. the m48z58 part is offered with the pcdip28 (e.g., caphat?) package only. 2. the soic package (soh28) requires the snaphat ? battery package which is ordered separately under the part number ?m4zxx- br00sh? in plastic tube or ?m4zxx-br00shtr? in tape & reel form (see table 16 ). caution : do not place the snaphat battery package ?m4zxx-br00sh? in conductive foam as it will drain the lithium button-cell battery. for other options, or for more information on any aspect of this device, please contact the st sales office nearest you. table 16. snaphat battery table example: m48z 58y ?70 mh 1 e device type m48z supply voltage and write protect voltage 58 (1) = v cc = 4.75 to 5.5v; v pfd = 4.5 to 4.75v 58y = v cc = 4.5 to 5.5v; v pfd = 4.2 to 4.5v speed ?70 = 70ns (for m48z58/y) package pc = pcdip28 mh (2) = soh28 temperature range 1 = 0 to 70c shipping method for soh28: blank = tubes (not for new design - use e) e = lead-free package (eco pack ? ), tubes f = lead-free package (eco pack ? ), tape & reel tr = tape & reel (not for new design - use f) for pcdip28: blank = tubes part number description package m4z28-br00sh lithium battery (48mah) snaphat sh m4z32-br00sh lithium battery (120mah) snaphat sh
19/20 m48z58, m48z58y revision history table 17. revision history date rev. # revision details march 1999 1.0 first issue 10-feb-00 1.1 2-socket soh and 2-pin sh packages removed 22-feb-00 1.2 data retention mode paragraph changed 14-sep-01 2.0 reformatted; added temperature information (table 7 , 8 , 3 , 4 , 9 , 10 ) 29-may-02 2.1 modify reflow time and temperature footnotes (table 5 ) 16-sep-02 2.2 remove footnote from ordering information (table 15 ) 02-apr-03 3.0 v2.2 template applied; test condition updated (table 10 ) 23-mar-04 4.0 reformatted; updated lead-free information (table 5 , 15 ) 23-nov-04 5.0 remove references to industrial temperature grade (table 3 , 4 , 5 , 6 , 8 , 9 , 10 , 15 )
m48z58, m48z58y 20/20 information furnished is believed to be accurate and reliable. however, stmicroelectronics assumes no responsibility for the co nsequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of stmicroelectronics. specifications mentioned in this publicati on are subject to change without notice. this publication supersedes and replaces all information previously supplied. stmicroelectronics prod ucts are not authorized for use as critical components in life support devices or systems without express written approval of stmicroelectro nics. the st logo is a registered trademark of stmicroelectronics. all other names are the property of their respective owners ? 2004 stmicroelectronics - all rights reserved stmicroelectronics group of companies australia - belgium - brazil - canada - china - czech republic - finland - france - germany - hong kong - india - israel - ital y - japan - malaysia - malta - morocco - singapore - spain - sweden - switzerland - united kingdom - united states of america www.st.com


▲Up To Search▲   

 
Price & Availability of M48Z58Y-70MH1TR

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X